



**DOE SBIR/STTR Tech Exchange** 

STTR Phase 2 Topic 28b

# A multi-channel radiation-tolerant, low-power, high-speed and resolution analog-to-digital converter for nuclear physics detectors

**Presenters:** 

Anton Quiroz, CEO (anton@apogeesemi.com)

PI: Dr. Ping Gui, Professor, Southern Methodist University (pgui@lyle.smu.edu)







# Outline



- Company Overview
- Multi-Gs/s, Radiation-Tolerant Analog-to-Digital Converter
- Measured performance
- Radiation resiliency tests (TID and SEE)
- Summary and Plans

## About Our Company



**Enabling small satellite applications by:** 

- Bridging the technology gap between commercial and high reliability components
- Significantly lowering the cost of rad-hard integrated circuits (ICs) by enabling modern computer aided verification tools and commercial processes

- Focused on Power and Analog rad-hard IC design and process development
- Developed TalRad<sup>™</sup> rad-hard IC design process (available now at TSI Semiconductors)
  - Significantly reduces development time
- Growing portfolio
  - 17 products available now
- Expanded office space 2020 in Plano, TX (Dallas area)
  - Established an electronics lab/test facility
  - NIST-800-171 compliant infrastructure to handle confidential Government data



# The TalRad<sup>™</sup> Process Design Kit

 Partnered with TSI Semiconductors, the only Trusted 180 nm HV CMOS foundry on US soil



- Annular 1.8V and 5V Transistor
  - Suitable for applications requiring greater than 300krad(Si) TID
- TalRad<sup>™</sup> 1.8V and 5V Transistors
  - Reduced size and capacitance and improved performance compared to annular transistors
  - Great for precision analog applications
  - Lower quiescent current
- TalRad<sup>™</sup> ESD Cells
  - Class II 4kV ESD, 300krad(Si) radiation tolerance
- Rad-Hard 1.8V Digital Cell Library









4

8/19/21

# **AP54RHCXXX** Family

#### Flight units available now! MOUSER

A family of radiation hardened logic gates in plastic packages built with the TalRad<sup>™</sup> PDK at TSI Semiconductor:

- Industry standard pinout includes a:
  - Two supply level shifter
  - Single supply transceiver
  - Voter with daisy chain error detect
  - Other 7400 series logic functions
- TID/SEL hardened up to 30krad (Si) and 80 MeV-cm<sup>2</sup>/mg
  - 300krad (Si) versions are sampling now!
- Latches are DICE (SEU hardened)
- All parts have cold-spare capability
  - Fail-safe inputs and outputs with no static power penalty
- Designed for Class 2 ESD
- TSSOP package, 14 pin package
- Specified over -55°C to +125°C, 1.6V to 5.5V V<sub>DD</sub>
- View portfolio at: <u>https://apogeesemi.com/products/</u>
- Single die can release 40+ devices in 14 and 20 pin configurations









Products

Solutions

Home

#### **Radiation Hardened Products**

All our rad-hard products are built with cold-sparing capabilities and triple-redundancy providing maximum reliability and area savings.

#### **Logic Functions**





Q

**Contact Us** 

8/19/21

**Apogee Semiconductor – Selective Disclosure** 

6

About Us

News

#### Lot Acceptance Flow

#### **Screening Flow Qual Flows** Screened Parts **External Visual and Serialization External Visual** Pre-Conditioning Room Temp Electrical Test C-SAM **Temperature Cycling** Life Test (HTOL) HAST **Radiation Testing** C-SAM Electrical Test (room, min, Electrical Test (room, min, Electrical Test (room, min, **Room Temp Electrical Test** max) max) max) Failure Analysis Failure Analysis Failure Analysis Failure Analysis

Room Temp Electrical Test "A" Level Parts Dynamic Burn-in Final Electrical Test (3 Temp)

**Radiography Monitor** 

Temp Cycling

8/19/21

**Apogee Semiconductor – Selective Disclosure** 

7

# Multi-Gs/s Radiation-Tolerant Analog-to-Digital Converters (ADC)



8/19/21





# 12-bit ADC - Main Features and Applications

#### Features

- Sample rate: ≥ 1GS/s in CMOS
- 12 bit resolution (~10b ENOB)
- Power consumption: 50mW per 1GSps

#### **Radiation Tolerance**

- TID immunity > 10 Mrad (Si)
- SEL up to 86 MeV·cm<sup>2</sup>/mg



#### Applications

- Pixelated detectors
- Waveform sampler
- Real time oscilloscope



## TID Radiation Testing for TSMC 28nm CMOS Process

- Test-chips were fabricated with structures for **TID** evaluation, which included NMOS and PMOS devices, as well as diodes.
- TID irradiation was performed at <u>VPT Rad</u> and devices (shipped in dry ice) were characterized in an automated setup at Apogee Semiconductor
- Below are examples of I<sub>D</sub> vs. V<sub>GS</sub> curves for NMOS and PMOS devices before and after radiation (showing low leakage current for subthreshold conditions even after 10Mrad TID).





### SEE testing on test-chip in 28nm CMOS process

- Test-chip for **SEE** testing based on a chain of over 8000 flip-flops (shift register) and a system for error counting were built and prepared for testing at <u>Texas A&M particle accelerator</u>.
- Testing delayed (Oct. 2021) due to COVID and availability of PXI testing instrument.



Block diagram of system built around test-chip for evaluation of SEE performance



Socketed test board for SEE testing of 28nm DUT (FPGA board that interfaces between the DUT and PC is on bottom)





# Probing of 28nm Test Chip

- 28nm individual transistors were probed to verify functionality
- Probing showed positive results
- Packaging may have induced ESD failures of structures (individual transistors are small and extremely sensitive)











- Two 12-bit GS/s ADCs have been developed and measured on silicon
  - -2.56GS/s 8-channel interleaved ADC in 65nm
  - -1GS/s single-channel ADC in 28nm
- Total Ionization Dose (TID) radiation tolerance tested up to 2 MRad



8/19/21

# 12-bit Single-Channel 350MS/s ADC









Pipelined-SAR architecture implemented in 65nm CMOS

| Specs                           | Measurement Results                                |  |
|---------------------------------|----------------------------------------------------|--|
| Sampling Rate                   | Up to 350 MS/s                                     |  |
| ENOB (Effective Number of Bits) | 10.2 bits ENOB @ 30MHz and 9.6 bit ENOB at @170MHz |  |
| Power Consumption               | 2.86mW                                             |  |
| Core area                       | 0.05mm x 0.3mm                                     |  |
| Тороlоду                        | Pipelined-SAR                                      |  |
| Technology                      | 65nm CMOS                                          |  |
| 8/19/21 Apogee Semicond         | luctor – Selective Disclosure 14                   |  |

### Measurement Results of the 12-bit Single-Channel ADC





### 2.56GS/s 12-bit ADC

Interleaving 8 Single-Channel SubADCs in 65nm CMOS





Design challenges:

High sampling rate while still maintaining high resolution

- Interleaving 8 channels in time-domain to get overall sampling rate of 2.56GS/s
  - Timing skew Inter-channel mismatches
  - Intra-channel mismatches
- Various calibrations to minimize mismatches





# 12-bit 2.56Gbps ADC Interleaving 8 Channels









## 2.56GS/s 12-bit ADC Measurement Results: Frequency Spectrum to Evaluate SNDR/SFDR





8/19/21

skew and can be compressed by fine tuning the delay tuner(skew calibration)

## 2.56GS/s 12-bit ADC Measurement Results: Dynamic Performance vs. Fin (Sampling Rate = 2.56GS/s)



- SNDR: Signal to Noise and Distortion Ratio
- SFDR: Spurious Free Dyanmic Range
- ENOB: Effective number of bits; ENOB = (SNDR-1.76dB) / 6.02





# 12-bit 1GS/s Single-Channel ADC in 28nm CMOS



- 3-stage pipelined SAR architecture to achieve the targeting sampling rate and resolution with excellent power efficiency
- At Nyquist input, 1GS/s, SFDR ≥ 73dB, SNDR=61dB, ENOB=9.8 bits total power of 6.7mW, area of 0.12mm<sup>2</sup>





8/19/21



- Three stage asynchronous pipeline SAR ADC
- CDAC1/2/3: 4b/4b/6b (1b interstage redundancy)



#### 12-bit 1GS/s ADC in 28nm CMOS Measurement – Frequency Spectrum and DNL/INL

HD3

HD2

0.1

-10

-20

-30

-40

-50

-60

-70

-80

-90

-100

-110

Power Spectrum (dBFS)





- @low Fin, SNDR=63dB, SFDR
  =82dB, ENOB =10.1bits
- @Nyquist input, SNDR=61dB, SFDR =73dB, ENOB =9.8bits

0.2

0.3

Normalized Frequency

0.4

0.5

Fs=1GS/s

Fin=495.91MHz

SNDR=60.7dB

SFDR=73.4dB



INL=+1.09/-1.72LSB





12-bit 1GS/s ADC in 28nm CMOS Measurement - Sweep Input Frequency F<sub>in</sub> and Sampling Frequency F<sub>s</sub>



@Nyquist, SFDR=73dB, SNDR=61dB, ENOB = 9.8 bits





#### Total Ionization Dose (TID) Testing Setup



- The ADC COBs were put in the X-ray radiation SMU. chamber at SMU with maximum dose rate (18Rad/s).
- The ADC chips were powered on and a fast sampling clock was provided during the radiation test
  - Power supply for DC biasing of the chips was put in the radiation chamber.
  - The signal generator that provides the fastest sampling clock was put in the radiation chamber.
  - Other power supply for the ADC was put outside of the chamber for current monitoring.
- Radiation Test points: 100krad, 200krad, 500krad, 1Mrad, 2Mrad



## 65nm 2.56GS/s ADC: Current vs. Radiation Level



Digital Power Domain with VDDD = 1.2V, 1,08V and 1.32V

Analog Domain with VDDA = 1.2V, 1,08V and 1.32V



Negligible variation on the current drawn from either the digital domain or analog domain from pre-rad to 2MRad

| Apogee Semiconductor – Selective I | Disclosure | 25 |
|------------------------------------|------------|----|
|                                    |            |    |



8/19/21

## 28nm 1GS/s ADC TID Measurement



Negligible variation on the total current drawn from the chip with TID radiation tested up to 2Mrad (also tested at various sampling clock frequencies No degradation on the SNDR performance (without calibration) with TID tested up to 2MRad



8/19/21

# Summary



- Project progressed as per the plan, with some impact from COVID-19 lockdowns at SMU.
- Two GS/s 12-bit ADCs have been developed and measured on silicon
  - 2.56GS/s ADC interleaving 8 channels in 65nm
  - 1GS/s ADC in 28nm
- 1-year NCE was granted which allowed us to conduct the radiation test of the chips
- The two ADCs chips have also been tested under TID using X-ray up to 2MRad
  - Both chips were radiation tolerant with no noticeable leakage current increase or performance degradation
  - SEE testing delayed and will take place before the end of the year.
- Certain targets may not be realizable within the budget/schedule, such as the extension to 16 channels and the implementation of a high-speed interface, but the proposed core technology is being proven successfully.
- Company will seek additional funding to productize the technology.



